Low parasitic inductance multi-chip SiC devices packaging technologyTools Li, Jianfeng, Mouawad, Bassem, Castellazzi, Alberto, Friedrichs, Peter and Johnson, Christopher Mark (2016) Low parasitic inductance multi-chip SiC devices packaging technology. In: 18th European Conference on Power Electronics and Applications, 5-9 September 2016, Karlsruhe, Germany. Full text not available from this repository.AbstractThis paper presents a novel packaging structure which employs stacked substrate and flexible printed circuit board (PCB) to obtain very low parasitic inductance and hence feature high switching speed SiC power devices. A half-bridge module aimed at blocking voltage up to 2.5kV has been designed to accommodate 8 SiC JFETs and 4 SiC diodes. Electromagnetic simulation results reveal extremely low inductance values of the major loops. Then the prototyping of the designed package including the assembly process, all the electrical test to evaluate the electrical performance are presented.
Actions (Archive Staff Only)
|